P584-A01: MXM-I, G86M, 256/128MB, 64-bit 32M16 or 16M16(4 pcs) DDR2 LVDS, DVI \_A, TV\_OUT, VGA, HDMI /HDCP

## Table of Contents

Page 1: PAGE OVERVIEW

Page 2: PCI EXPRESS INTERFACE

Page 3: GPU MEMORY INTERFACE Page 4: FRAME BUFFER PARTITION A

Page 5: MEMORY DECOUPLING CAPS

Page 6: DAC A/B/C

Page 7: LVDS(LINK A/B), TMDS(LINK C/D)

Page 8: MXM CONNECTOR
Page 9: GPI O. JTAG, TEMP SENSOR, SPDI F

Page 10: MI OB, VBI OS, HDCP ROM Page 11: SPREAD SPECTURM, MIOA Page 12: NVVDD POWER SUPPLY

Page 13: FBVDDQ POWER SUPPLY

Page 14: STRAPS
Page 15: FBVDDQ POWER SUPPLY
Page 16: STRAPS

| SKU | VARI ANT                 | NVPN                                                                      | ASSEMBLY                                                                              |
|-----|--------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------------------|
| В   | BASE                     | 600-10584-0000-000                                                        | BASE LEVEL GENERIC SCHEMATIC ONLY, COMMON & NO_STUFF ASSEMBLY NOTES AND BOM NOT FINAL |
| 1   | SKU0001                  | 600-10584-0001-000                                                        | G86M ?/? 256MB(64bit) DDR2 16Mx16 84FBGA, LVDS + DVI_A/DVI_B + TV_OUT + VGA           |
| 2   | SKU0002                  | 600-10584-0002-000                                                        | G86M ?/? 128MB(64bit) DDR2 16Mx16 84FBGA, LVDS + DVI_A/DVI_B + TV_OUT + VGA           |
| 3   | SKU0003                  | 600-10584-0003-000                                                        | G86M ?/? 256MB(64bit) DDR2 16Mx16 84FBGA, LVDS + DVI_A/DVI_B + TV_OUT + VGA           |
| 4   | SKU0004                  | 600-10584-0004-000                                                        | G86M ?/? 128MB(64bit) DDR2 16Mx16 84FBGA, LVDS + DVI_A/DVI_B + TV_OUT + VGA           |
| 5   | <undefi ned=""></undefi> | <undefi ned?<="" th=""><th><undefi ned?<="" th=""></undefi></th></undefi> | <undefi ned?<="" th=""></undefi>                                                      |
| 6   | <undefi ned=""></undefi> | <undefi ned=""></undefi>                                                  | <undefi ned=""></undefi>                                                              |
| 7   | <undefi ned=""></undefi> | <undefi ned=""></undefi>                                                  | <undefi ned=""></undefi>                                                              |
| 8   | <undefi ned=""></undefi> | <undefi ned=""></undefi>                                                  | <undefi ned=""></undefi>                                                              |
| 9   | <undefi ned=""></undefi> | <undefi ned=""></undefi>                                                  | <undefi ned=""></undefi>                                                              |
| 10  | <undefi ned=""></undefi> | <undefi ned=""></undefi>                                                  | <undefi ned=""></undefi>                                                              |
| 11  | <undefi ned=""></undefi> | <undefi ned=""></undefi>                                                  | <undefi ned=""></undefi>                                                              |
| 12  | <undefi ned=""></undefi> | <undefi ned=""></undefi>                                                  | <undefi ned=""></undefi>                                                              |
| 13  | <undefi ned=""></undefi> | <undefi ned=""></undefi>                                                  | <undefi ned=""></undefi>                                                              |
| 14  | <undefi ned=""></undefi> | <undefi ned=""></undefi>                                                  | <undefi ned=""></undefi>                                                              |
| 15  | <undefi ned=""></undefi> | <undefi ned=""></undefi>                                                  | <undefi ned=""></undefi>                                                              |
|     |                          |                                                                           | -                                                                                     |

NVIDIA CORPORATION

2701 SAN TOMAS EXPRESSWAY

SANTA CLARA, CA 95050, USA

NV\_PN 600-10584-0002-100

ALL NVIDIA DESIGN SPECIFICATIONS, REFERENCE SPECIFICATIONS, REFERENCE BOARDS, FILES, DRAWINGS, DIAGNOSTICS, LISTS AND OTHER DOCUMENTS OR INFORMATION (TOGETHER AND SEPARATELY, 'MATERIALS') ARE BEING PROVIDED 'AS IS'. THE MATERIALS MAY CONTAIN KNOWN AND UNKNOWN VIOLATIONS OR DEVIATIONS OF INDUSTRY STANDARDS AND SPECIFICATIONS. NVIDIA MAKES NO WARRANTIES, EXPRESSED, IMPLIED, STATUTORY OR OTHERWISE WITH RESPECT TO THE MATERIALS OR OTHERWISE, AND EXPRESSLY DISCLAIMS ALL IMPLIED WARRANTIES INCLUDING, WITHOUT LIMITATION, THE WARRANTIES OF DESIGN, OF NONINFRINGEMENT, MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, OR ARISING FROM A COURSE OF DEALING, TRADE USAGE, TRADE PRACTICE, OR INDUSTRY STANDARDS



























Α G Ti tle: Basenet Report FB\_DL Desi qn: FBADOM<2: 3.3C 4.4D FB FB 13.4D NVVDDCTI O 12.4C PEX TX9 C 2.4C SNN MLOB CAL PU VD 10, 2A Dec 12 17: 33: 02 2006 13. 4C 12. 4C 2. 4C Date: FBADQM<3> FB\_FCCM NVVDDCTL1 PEX\_TX9\_C\* FBADOM<4> 3.3C 4.5B FB\_FSET 13. 4B NV BOOT 12. 2C 12. 2C PFX TX10 2. 4E 2. 4E SNN MLOB CLKOUT FB\_I SEN FBADQM<5> NV\_BOOTO PEX\_TX10 SNN\_MI OB\_CLKOUT\* p419 lib. P419(@p419 lib. p419(sch 1)) FBADQM<6> 3.3C 4.5D FB PHASE 13. 4D NV COMP 12. 3B PEX TX10 C 2. 4C SNN MIOB DE 10. 2C 12. 3B PEX\_TX10\_C 2. 4C FBADQM<7> FB\_PLLAVDD 3.4D NV\_COMP1 SNN\_MI OB\_VREF 10. 2A Location([Zone][dir]) Base Si gnal FRADOSO 3.3C<> 4.4B 4.4F<> FB PWRGOOD 7. 2A< 13. 2A 13. 4A NV COMP2 12. 3D PFX TX11 2.4F SNN MLOB VSYNC 10. 2C 12. 2C 2. 4E FBADQS0\* 3. 4C<> 4. 4B 4. 4F<> FB\_SNUBBER NV\_DH PEX\_TX11\* SNN\_MOBI LE\_BI T BXTALOUT 6. 4D FBADQS1 3. 3C<> 4. 4C 4. 4F<> FB VCC 7. 1A< 13. 4B> NV DL 12. 2C PEX TX11 C 2.4C SNN MXM 183 8. 3E 2. 4C CLK\_VDD 11. 2C FBADQS1 GPI 00\_DVI \_A\_HPD NV\_FB 12. 4D PEX\_TX11\_C SNN\_R3\_M1 DACA BLUE 6. 2H> 8. 3A< FBADOS2 3. 4C<> 4. 4D 4. 4F<> GPI 01 DVI B HPD 9. 3D NV FCCM 12. 2B PFX TX12 2.4F SNN R3 M2 4. 2C GPI 02\_BL\_PWM DACA\_GREEN 6. 1H> 8. 3A< FBADQS2 3. 4C<> 4. 4D 4. 4F<> NV\_FSET 12. 3B PEX\_TX12\* SNN\_R3\_M3 DACA HSYNO 6. 1H> 8. 3A< FBADQS3 3. 4C<> 4. 4D 4. 4F<> GPI 03 PPEN 8. 3A< 9. 3F> NV ISEN 12. 2C PEX TX12 C 2.4C SNN R3 M4 4. 2G 6. 1H> 8. 3A< 3. 4C<> 4. 4D 4. 4F<> GPI 03\_PPEN\_GPU 2. 4C DACA\_RED FBADQS3 9. 3D NV\_PHASE 12. 2C PEX\_TX12\_C SNN\_R7\_M1 DACA RSET 6. 1C FBADQS4 3. 4C<> 4. 4F<> 4. 5B GPI 04 BLEN 8. 3A< 9. 3F> NV PWRGOOD 9. 2F< 12. 2A> 13. 4A< PEX TX13 2. 4E SNN R7 M2 4. 2C DACA\_VDD GPI 04\_BLEN\_GPU NV\_SNUBBER 12. 3E PEX\_TX13\* SNN\_R7\_M3 9.3F> 12.4A< DACA VRFF 6.1C FBADOS5 3. 4C<> 4. 4F<> 4. 5C GPLOS NVVDDCTLO NV VCC 12. 2B PEX TX13 C 2.4C SNN R7 M4 4. 2G GPI 06\_NVVDDCTL1 PCI \_DEVI D3 PEX\_TX13\_C DACA\_VSYN SNN\_R8\_M1 DACB BLUE 6. 3F> 8. 3A< FBADQS6 3. 4C<> 4. 4F<> 4. 5D GPI 08 THERM ALERT\* 9.3D PCI DEVID4 10. 2D> 14. 2A> 14. 3C PEX TX14 2. 5E SNN R8 M2 4. 2C DACB\_GREEN FBADQS6\* GPI 09\_LVDS\_SYS\* PEX1V2\_FB PEX\_TX14\* 2. 5E SNN\_R8\_M3 11. 4F< 14. 3A> 14. 3C DACB RED 6.3F> 8.3A< FBADOS7 3. 4C<> 4. 4F<> 4. 5D GPI 012 AC DET 9. 3D PEX CLK CEG PEX TX14 C 2.5C SNN R8 M4 4. 2G 3. 4C<> 4. 4F<> 4. 5D 2. 5C DACB\_RSET FBADQS7\* I 2CA\_SCL PEX\_PLL\_DVDD PEX\_TX14\_C SNN\_ROM\_TYPE\_0 10. 1C 11. 3E< 14. 3A> 14. 3C DACB VDD 6.3C FBAVREF1 4. 2B 4. 3F<> 12CA SCL R 6. 1H> 8. 3A< PEX PLL EN PEX TX15 2. 5E SNN RSVD1 8. 3E DACB\_VREF FBAVREF2 4. 2F 4. 3F<> I 2CA\_SDA PEX\_RST PEX\_TX15\* 2. 5E SNN\_RSVD2 DVI A HPD 8. 2A> 9. 3H< FBAVREF3 4. 2D I 2CA SDA R 6. 1H<> 8. 3A<> PEX RXO 2. 2E PEX TX15 C 2.5C SNN RSVD3 8. 3E PEX\_RXO\* PEX\_TX15\_C\* DVI \_B\_HPD 8. 2A> 9. 3H< I 2CB\_SCL FBACLK CO 3. 3G FBA\_A<0> 3.3D 4.1A 4.1C 4.1F L2CB SCL R 6. 3H> 8. 2A< PFX RX1 2. 2E PLI VDD SPDLE MXM 8.4C FBACLK\_C1 I 2CB\_SDA PEX\_RX1\* PRSNT2\_C FBAD<0> 3.1C 4.4B FBA A<12..0> 3. 3E> 4. 4F< 12CB SDA R 6. 3H<> 8. 2A<> PEX RX2 2. 2E RAMCFGO 10. 1D> 14. 1C 14. 2A: SS OUT 11. 2C 4. 1A< 4. 1C 4. 1E 4. 1G FBAD<63..0 PEX\_RX2\* 2. 2E 10. 1D> 14. 2A> 14. 2C RAMCFG1 SS\_REF FBA A<13...0: 8. 4A< 9. 2A< 9. 3H FBAD<1> 3.1C 4.4B 4. 1A< 4. 1C 4. 1F 4. 1G I 2CC\_SCL\_R PFX RX3 2. 3F RAMCEG2 10. 1D> 14. 2A> 14. 20 SWAPRDY A 10.4C FBAD<2> FBA\_A<1> 3. 3D 4. 1A 4. 1C 4. 1E PEX\_RX3\* RAMCFG3 10. 1D> 14. 2A> 14. 2C TESTMODE FBAD<3> 3.1C 4.4B 4.1G 12CC SDA 9. 3D PEX RX4 2. 3E REFCLK 2. 2E THERM 9.3C 3. 3D 4. 1A 4. 1C I 2CC\_SDA\_R PEX\_RX4\* REFCLK\* 2. 2E FBAD<5> 3.1C 4.4B FBA\_A<3> 3. 3D 4. 1A 4. 1C 11. 2B<> PEX\_RX5 2. 3E ROMCS\* 10. 3C 10. 3E THERM\_ALERT\* 8. 4A< 9. 2H FBA\_A<4> 3. 3D 4. 1A 4. 1C I 2CH\_SCL PEX\_RX5\* ROM\_SCLK THERM\_SCL FBAD<7> 3.1C 4.4B FBA A<5> 3.3D 4.1A 4.1C L2CH SDA 10.4C PFX RX6 2. 3E ROM SI 10.4C 10.4F THERM SDA 9. 20 FBA\_A<6> I 2CS\_SCL PEX\_RX6\* ROM\_SO THERM\_VDD FBAD<9> 3.1C 4.4C 12CS SDA 9.4C PEX RX7 2. 3E RUNPWROK 7. 5A< 8. 4A> 11. 2B TMDSI OVDD AB EN\* 7. 3B FBA\_A<7> 3. 3D 4. 1A 4. 1C 4. 1E I FPABPLLVDD PEX\_RX7\* TMDSI OVDD\_C 12. 3A< 13. 2B< FBAD<11> 3.10.4.40 LEPARRSET 7. 2F PFX RX8 2.4F RUNPWROK I N 8. 4B TMDSLOVDD C FN\* 7. 4B FBA\_A<8> 3. 3D 4. 1A 4. 1C 4. 1E FBAD<12> 3.1C 4.4C I FPABVPROB 7. 2E PEX\_RX8\* SMB\_CLK TMDS\_LVDS\_I OVDD FBAD<13> 3.1C 4.4C I FPAI OVDD 7. 2E PEX RX9 2. 4E SMB DAT 8. 4A<> 9. 4B<> XTALI N 6. 4C 3. 3D 4. 1A 4. 1C 4. 1E PEX\_RX9\* XTALOUT FBA\_A<9> I FPATXO SNN\_5V\_CLAMF 9. 3D FBAD<15> 3.1C 4.4C I FPATXC\* 7. 3H> 8. 4G< PEX\_RX10 2. 4E SNN\_A2\_M1 4. 2A XTALOUTBUFF 6. 4F> 11. 2B< FBA\_A<10> 3. 3D 4. 1A 4. 1C 4. 1E I FPATXDO 7. 2H> 8. 4G< PEX\_RX10 SNN\_A2\_M2 FBAD<17> 3.1C 4.4D I FPATXDO 7. 2H> 8. 4G< PEX RX11 2. 4E SNN A2 M3 4. 2E FBA\_A<11> 3. 3D 4. 1A 4. 1C 4. 1E I FPATXD1 PEX\_RX11\* SNN\_A2\_M4 4. 2G FBAD<18> FBAD<19> 3. 2C 4. 4D 4. 2G I FPATXD1 7. 2H> 8. 4G< PEX RX12 2. 4E SNN BUFRST\* 10.4C FBA\_A<12> 3. 3D 4. 1A 4. 1C 4. 1E I FPATXD2 PEX\_RX12\* SNN\_DACB\_CSYNC 6. 3D FBAD<21> 3. 2C 4. 4D LEPATXD2 7. 2H> 8. 4G+ PFX RX13 2. 5F SNN DACB HSYNC 6. 3D FBAD<22> FBA\_BA0 3. 3E> 4. 2A< 4. 2C 4. 2E I FPATXD3 PEX\_RX13\* SNN\_DACB\_VSYNC FBAD<23> 3. 2C 4. 4D 4. 2G 4. 4F< I FPATXD3\* 7. 2H> 8. 4G< PEX RX14 2. 5E SNN DVI B CLK 8. 3E SNN\_DVI\_B\_CLK FBAD<24> 3. 2C 4. 4D FBA\_BA1 PEX\_RX14\* 8. 3E FBAD<25> 3. 2C 4. 4D 4. 2G 4. 4F< I FPBTXC\* 7. 3H> 8. 4G< PEX\_RX15 2. 5E SNN\_DVI\_B\_TXO 8. 2E FBA\_BA2 3. 3E> 4. 2A< 4. 2C 4. 2E I FPBTXD4 PEX\_RX15\* SNN\_DVI \_B\_TX0 FBAD<27> 3. 2C 4. 4D 4. 2G 4. 4F< I FPBTXD4 7. 2H> 8. 3G< PEX TSTCLK 2. 2E SNN DVI B TX1 8. 2E FBA\_CAS\* 3. 3E> 4. 1A< 4. 1C 4. 1E PEX\_TSTCLK\* 2. 2E SNN\_DVI \_B\_TX1 FBAD<28 3.2C 4.4D I FPBTXD5 7. 2H> 8. 4G< 8. 2E FBAD<29> 3. 2C 4. 4D 4. 1G 4. 5F< I FPBTXD5 7. 2H> 8. 4G< PEX TXO 2. 2E SNN DVI B TX2 8. 2E FBA\_CKE 3. 3E> 4. 2A< 4. 2C 4. 2E I FPBTXD6 PEX\_TX0\* SNN\_DVI \_B\_TX2 8. 2E 3.2C 4.4D FBAD<31> 3. 2C. 4. 4D 4. 2G 4. 3G 4. 4F< LEPRTXD6\* 7. 2H> 8. 4G+ PEX TXO C 2.20 SNN F2 M1 4. 2A FBAD<32> FBA\_CLKO I FPBTXD7 PEX\_TXO\_C\* SNN\_E2\_M2 FBAD<33> 3, 2C 4, 4B 4. 4F< I FPBTXD7 7. 3H> 8. 4G< PEX TX1 2. 2E SNN E2 M3 4. 2E 3. 3H 3. 4E> 4. 2A< 4. 2C PEX\_TX1\* FBAD<34 3. 2C 4. 4B FBA\_CLKO\* I FPCBRSET SNN\_E2\_M4 4. 2G FBAD<35> 3. 2C 4. 5B 4.4F< I FPCPLLVDD 7.4E PEX\_TX1\_C 2. 2C SNN\_FBA\_A13 3. 3D FBA\_CLK1 3. 4E> 3. 4G 4. 2E< 4. 2G 3. 2C 4. 5B PEX\_TX1\_C\* 2. 2C SNN\_FBA\_A14 FBAD<37> 3, 2C 4, 5B I FPCTXC\* 7. 4H> 8. 2G< PEX TX2 2. 2E SNN FBA A15 3.4D 3. 4E> 3. 4H 4. 2E< 4. 2G I FPCTXDO PEX\_TX2\* SNN\_FB\_VREF FBA\_CLK1\* FBAD<39> 3.2C 4.5B 4.4F< I FPCTXDO\* 7. 3H> 8. 2G< PEX\_TX2\_C 2.20 SNN\_GPI 07 9. 3D 3. 3E> 4. 1A< 4. 1C 4. 1E FBAD<40: 3. 2C 4. 4C FBA\_CSO\* I FPCTXD1 PEX\_TX2\_C\* 2. 2C SNN\_GPI 010 9. 3D FBAD<41> 3, 20, 4, 40 4. 1G 4. 5F< LEPCTXD1 7. 4H> 8. 2G+ PEX TX3 2. 2F SNN GPI 011 9. 3D FBAD<42> FBA\_CS1\* I FPCTXD2 PEX\_TX3\* SNN\_GPI 013 3. 4D 4. 5F< FBAD<43> 3. 2C 4. 5C FBA DEBUG I FPCTXD2\* 7. 4H> 8. 2G< PEX TX3 C 2. 2C SNN GPI 014 9. 4D FBAD<44> FBA\_ODT 3. 4F> 4. 2A< 4. 2C 4. 2E I FPCVPROBE PEX\_TX3\_C\* SNN\_HDCP\_ROM FBAD<45> 3. 2C 4. 5C 4. 2G< 4. 5F< I FPC\_I OVDD 7.4E PEX\_TX4 2. 3E SNN\_I GP1 8. 3E FBA\_ODT\_GPL PEX\_TX4\* SNN\_I GP2 3. 3E> 4. 1A< 4. 1C 4. 1E 8. 3G< 9. 3A< FBAD<47> 3. 2C 4. 5C FBA RAS\* JTAG TCLK C PEX TX4 C 2. 3C SNN I GP159 8. 3E JTAG\_TDI PEX\_TX4\_C\* SNN\_I GP185 8. 3E FBA\_WE\* FBAD<49> 3.3C 4.4D 3. 3E> 4. 1A< 4. 1C 4. 1E JTAG\_TDI\_C 8.3G> 9.3A< PEX\_TX5 2. 3E SNN\_I GP195 8. 3E FBAD<50> JTAG\_TD0 PEX\_TX5\* SNN\_I GP197 3. 3D 4. 1F 4. 1G 8.3G< 9.3A> FBAD<51> 3.3C 4.5D FBB A<2> JTAG TDO C PEX TX5 C 2.30 SNN LGP LVDS UTX1 8.3F FBAD<52> FBB\_A<5..2: PEX\_TX5\_C\* SNN\_I GP\_LVDS\_U FBAD<53> 3.3C 4.5D 4.4F< JTAG TMS C 8. 3G< 9. 3A< PEX TX6 2. 3E SNN MI OAD<1> 11. 38 FBAD<54> FBB\_A<3> 3. 3D 4. 1E 4. 1G JTAG\_TRST PEX\_TX6\* SNN\_MI OAD<2> 8.3G< 9.3A< FBAD<55> 3.3C 4.5D FBB\_A<4> 3. 3D 4. 1E 4. 1G JTAG\_TRST\_C PEX\_TX6\_C 2. 3C SNN\_MI OAD<3> 11. 3E FBAD<56 FBB\_A<5> 3. 3D 4. 1E 4. 1G LVDSI OVDD\_I SOL PEX\_TX6\_C\* 2. 3C SNN\_MI OAD<4> 11. 4E< 14. 3A> 14. 3C FBAD<57> 3.3C 4.4D FBCAL PD 3. 4D MI OAD<6> PEX TX7 2. 3E SNN MI OAD<5> 11. 3E MI OAD<8> PEX\_TX7\* FBAD<58> FBCAL\_PU SNN\_MI OAD<7> FBAD<59> 3.3C 4.5D FBCAL\_TERM 3.4D MI OAD<9> 11. 4E< 14. 3A> 14. 3C PEX\_TX7\_C 2.3C SNN\_MI OAD<10> 11. 4E FB\_B00T MI OB\_CLKI N PEX\_TX7\_C\* SNN\_MI OBD<2> FBAD<61> 3.3C 4.5D FB BOOTC 13. 4D MI OB HSYNC 10. 2D> 14. 3A> 14. 30 PEX TX8 2. 3E SNN MI OBD<3> 10.1C FBAD<62> FB\_COMP 13.5C M\_GPI 08\_SLOWDOWN\* PEX\_TX8\* SNN\_MI OBD<4> FBAD<63> 3.3C 4.5D FB\_COMP1 13.4C M THERM ALERT\* 9. 2D PEX TX8 C 2. 3C SNN MI OBD<5> 10.1C FBADQM<0 FB\_COMP2 NVCTLO\_R PEX\_TX8\_C\* SNN\_MI OBD<6> FBADQM<7..0> 3. 3B> 4. 4A<> 4. 5F<: FB\_DH 13. 3D NVCTL1\_R 12.4C PEX\_TX9 2. 4E SNN\_MI OB\_CAL\_PD\_VD 10. 2A NVIDIA CORPORATION 701 SAN TOMAS EXPRESSWAY SANTA CLARA CA 95050 LISA 600-10584-0002-100 NV\_PN ALL NVIDIA DESIGN SPECIFICATIONS, REFERENCE SPECIFICATIONS, REFERENCE BOARDS, FILES, DRAWINGS, DIAGNOSTICS, LISTS AND OTHER DOCUMENTS OR INFORMATION (TOGETHER AND SEPARATELY, 'MATERIALS') ARE BEING PROVIDED 'AS IS'. THE MATERIALS MAY CONTAIN KNOWN AND UNKNOWN VIOLATIONS OR DEVIATIONS OF INDUSTRY STANDARDS AND SPECIFICATIONS. NVIDIA MAKES NO WARRANTIES, EXPRESSED, IMPLIED, STATUTORY OR OTHERWISE WITH RESPECT TO THE MATERIALS OR OTHERWISE, AND EXPRESSLY DISCLAIMS ALL IMPLIED WARRANTIES INCLUDING, WITHOUT LIMITATION, THE WARRANTIES OF DESIGN, OF NONINFRINGEMENT, MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, OR ARISING FROM A COURSE OF DEALING, TRADE USAGE, TRADE PRACTICE, OR INDUSTRY STANDARDS DATE 14-DEC-2006 G

